company logo

Design Verification Engineer

Mid-Level: 4 to 6 years
Posted on Nov 22 2022

About the Job


DV Engineer
Design Verification
Verification Engineer


·       Understand the standards/specifications

·       Architecture development and documenting implementation level details

·       Hands on work for every aspect of verification cycle

·       Responsible for the compliance with the latest Methodologies.

·       Developing Verification IPs

·       Define Functional Coverage matrix and Comprehensive Test plan

·       Regression management and functional coverage closure

·       DUT integration and verification for IP delivery sign-off

·       Leading small team


Person Specification

Required Skills:

·       Hands-on experience of complete verification cycle with strong verification concepts

·       Strong knowledge of Verilog, SystemVerilog and UVM

·       Experience in UVM based Verification IP development

·       Experience in AMBA AXI/AHB/APB System buses

·       Hands on work experience on any of PCIe/Eth/USB/DDR etc.

·       Hands on experience with System Verilog Assertions

·       Scripting for automation, release process, simulations, regressions

·       Good command over written and oral communication


Desirable Skills:

  1. Lead the Verification IP development with 2 or more junior engineers
  2. Exposure to full verification cycle



About the company

Softnautics is an ISO 27001:2013 certified, Silicon Valley-based semiconductor and embedded AI solutions company with design expertise in systems software, FPGA, and VLSI IP development. With more than a decade of global project execution experience, Softnautics continues to bring digital and product transformation to businesses across the industries. We offer engineering services comprising FPGA ...Show More



Company Size

201-500 Employees



Other open jobs from Softnautics